Sustainable Wireless Network-on-Chip Architectures
暫譯: 可持續無線片上網路架構
Jacob Murray, Paul Wettin, Partha Pratim Pande, Behrooz Shirazi
- 出版商: Morgan Kaufmann
- 出版日期: 2016-04-04
- 售價: $2,040
- 貴賓價: 9.5 折 $1,938
- 語言: 英文
- 頁數: 162
- 裝訂: Paperback
- ISBN: 0128036257
- ISBN-13: 9780128036259
海外代購書籍(需單獨結帳)
相關主題
商品描述
Sustainable Wireless Network-on-Chip Architectures focuses on developing novel Dynamic Thermal Management (DTM) and Dynamic Voltage and Frequency Scaling (DVFS) algorithms that exploit the advantages inherent in WiNoC architectures. The methodologies proposed―combined with extensive experimental validation―collectively represent efforts to create a sustainable NoC architecture for future many-core chips. Current research trends show a necessary paradigm shift towards green and sustainable computing. As implementing massively parallel energy-efficient CPUs and reducing resource consumption become standard, and their speed and power continuously increase, energy issues become a significant concern.
The need for promoting research in sustainable computing is imperative. As hundreds of cores are integrated in a single chip, designing effective packages for dissipating maximum heat is infeasible. Moreover, technology scaling is pushing the limits of affordable cooling, thereby requiring suitable design techniques to reduce peak temperatures. Addressing thermal concerns at different design stages is critical to the success of future generation systems. DTM and DVFS appear as solutions to avoid high spatial and temporal temperature variations among NoC components, and thereby mitigate local network hotspots.
- Defines new complex, sustainable network-on-chip architectures to reduce network latency and energy
- Develops topology-agnostic dynamic thermal management and dynamic voltage and frequency scaling techniques
- Describes joint strategies for network- and core-level sustainability
- Discusses novel algorithms that exploit the advantages inherent in Wireless Network-on-Chip architectures
商品描述(中文翻譯)
《可持續無線片上網路架構》專注於開發新穎的動態熱管理(Dynamic Thermal Management, DTM)和動態電壓與頻率調整(Dynamic Voltage and Frequency Scaling, DVFS)演算法,利用WiNoC架構固有的優勢。所提出的方法論結合廣泛的實驗驗證,集體代表了為未來多核心晶片創建可持續NoC架構的努力。目前的研究趨勢顯示,綠色和可持續計算的必要範式轉變。隨著大規模並行的節能CPU的實施和資源消耗的減少成為標準,且其速度和功率不斷增加,能源問題成為一個重要的關注點。
推動可持續計算研究的必要性是迫切的。隨著數百個核心集成在單一晶片中,設計有效的封裝以散發最大熱量變得不可行。此外,技術縮放正在推動可負擔冷卻的極限,因此需要合適的設計技術來降低峰值溫度。在不同設計階段解決熱問題對未來世代系統的成功至關重要。DTM和DVFS似乎是避免NoC元件之間高空間和時間溫度變化的解決方案,從而減輕局部網路熱點。
- 定義新的複雜、可持續的片上網路架構,以減少網路延遲和能量消耗
- 開發拓撲無關的動態熱管理和動態電壓與頻率調整技術
- 描述網路和核心層級可持續性的聯合策略
- 討論利用無線片上網路架構固有優勢的新演算法