Systemc Implementation of a Risibased Processor Architecture: Design And Implementation Of A 16-Bit Risc-Based Processor Architecture With SystemC Language (Paperback)
Salih Zengin
- 出版商: MicroSoft
- 出版日期: 2009-03-22
- 售價: $2,800
- 貴賓價: 9.5 折 $2,660
- 語言: 英文
- 頁數: 200
- 裝訂: Paperback
- ISBN: 3639130359
- ISBN-13: 9783639130355
海外代購書籍(需單獨結帳)
買這商品的人也買了...
-
$750$593 -
$1,264Introduction to Machine Learning
-
$680$537 -
$880$616 -
$990$891 -
$650$553 -
$1,188Interconnecting Cisco Network Devices, Part 2 (ICND2): (CCNA Exam 640-802 and ICND exam 640-816), 3/e
-
$680$578 -
$620$527 -
$450$405 -
$380$342 -
$650$507 -
$650$585 -
$580$522 -
$390$308 -
$750$638 -
$480$379 -
$520$442 -
$750$593 -
$550$468 -
$580$522 -
$500$395 -
$530$199 -
$580$458 -
$400$316
相關主題
商品描述
Increasing the complexity of the electronic systems leads to electronic system level modeling concept supporting hardware and software co-design and co-verification environment in a single framework. SystemC, an IEEE approved electronic design standard for system design and verification processes, provides such an environment by supporting a wide range of abstraction levels from system-level to register-transfer level. In this book, two different models of a processor core, whose instruction set architecture is compatible with TI MSP430 microcontroller, are designed by employing the classical hardware modeling capability of the SystemC. With its well-designed orthogonal instruction set, elegant addressing modes, useful constant generators and flexible von-Neumann architecture, 16-bit RISC-like processor of the MSP430 microcontroller is an ideal selection for the SoC designs. Instruction set and addressing modes of the designed processors are simulated thoroughly. Moreover, original CRC programs are used to verify the processor cores. SystemC to hardware flow is also illustrated by synthesizing the ALU part of the processor into a Xilinx-based hardware.
商品描述(中文翻譯)
隨著電子系統複雜性的增加,電子系統級建模概念支持在單一框架內進行硬體和軟體的共同設計與共同驗證環境。SystemC,作為一個經IEEE批准的電子設計標準,用於系統設計和驗證過程,通過支持從系統級到寄存器傳輸級的廣泛抽象層次,提供了這樣的環境。在本書中,設計了兩種不同的處理器核心模型,其指令集架構與TI MSP430微控制器相容,並採用了SystemC的經典硬體建模能力。憑藉其精心設計的正交指令集、優雅的尋址模式、有用的常數生成器和靈活的冯·諾依曼架構,16位RISC類處理器的MSP430微控制器是SoC設計的理想選擇。所設計處理器的指令集和尋址模式經過徹底模擬。此外,原始的CRC程式被用來驗證處理器核心。SystemC到硬體的流程也通過將處理器的ALU部分合成到基於Xilinx的硬體中進行說明。