買這商品的人也買了...
-
$4,731Architectures for Computer Vision: From Algorithm to Chip with Verilog (Hardcover)
-
$560$549 -
$408$388 -
$580$458 -
$2,420$2,299 -
$2,400$2,280 -
$780$616 -
$594$564 -
$560運算放大器權威指南, 5/e (Op Amps for Everyone, 5/e)
-
$680$537 -
$720$562 -
$630$498 -
$588$559 -
$474$450 -
$880$695 -
$1,134$1,077 -
$948$901 -
$680$537 -
$606車規級芯片技術
-
$450$428 -
$465ChatGLM3 大模型本地化部署、應用開發與微調
-
$517OpenAI API 接口應用實戰
-
$680$530 -
$398ASIC 設計與綜合:使用 Verilog 進行 RTL 設計
-
$621C++ 之美:代碼簡潔、安全又跑得快的 30個要訣 (Beautiful C++: 30 Core Guidelines for Writing Clean, Safe, and Fast Code)
相關主題
商品描述
Sequential Logic and Verilog HDL Fundamentals discusses the analysis and synthesis of synchronous and asynchronous sequential machines. These machines are implemented using Verilog Hardware Description Language (HDL), in accordance with the Institute of Electrical and Electronics Engineers (IEEE) Standard: 1364-1995.
The book concentrates on sequential logic design with a focus on the design of various Verilog HDL projects. Emphasis is placed on structured and rigorous design principles that can be applied to practical applications. Each step of the analysis and synthesis procedures is clearly delineated. Each method that is presented is expounded in sufficient detail with accompanying examples. Many analysis and synthesis examples use mixed-logic symbols incorporating both positive- and negative-input logic gates for NAND (not AND) and NOR (not OR) logic, while other examples utilize only positive-input logic gates. The use of mixed logic parallels the use of these symbols in the industry.
The book is intended to be a tutorial, and as such, is comprehensive and self-contained. All designs are carried through to completion―nothing is left unfinished or partially designed. Each chapter contains numerous problems of varying complexity to be designed by the reader using Verilog HDL design techniques. The Verilog HDL designs include the design module, the test bench module that tests the design for correct functionality, the outputs obtained from the test bench, and the waveforms obtained from the test bench.
Sequential Logic and Verilog HDL Fundamentals presents Verilog HDL with numerous design examples to help the reader thoroughly understand this popular hardware description language. The book is designed for practicing electrical engineers, computer engineers, and computer scientists; for graduate students in electrical engineering, computer engineering, and computer science; and for senior-level undergraduate students.
商品描述(中文翻譯)
《順序邏輯與 Verilog HDL 基礎》討論同步和非同步順序機器的分析與綜合。這些機器是使用 Verilog 硬體描述語言 (HDL) 實現的,符合電氣和電子工程師學會 (IEEE) 標準:1364-1995。
本書專注於順序邏輯設計,重點在於各種 Verilog HDL 專案的設計。強調結構化和嚴謹的設計原則,這些原則可以應用於實際應用中。分析和綜合程序的每一步驟都清晰地劃分。每種方法都詳細闡述,並附有示例。許多分析和綜合示例使用混合邏輯符號,結合正輸入和負輸入邏輯閘,用於 NAND(非 AND)和 NOR(非 OR)邏輯,而其他示例則僅使用正輸入邏輯閘。混合邏輯的使用與這些符號在業界的使用相呼應。
本書旨在作為教程,因此內容全面且自成一體。所有設計都完成到最後一個步驟——沒有任何未完成或部分設計的內容。每章包含多個不同複雜度的問題,供讀者使用 Verilog HDL 設計技術進行設計。Verilog HDL 設計包括設計模組、測試設計正確功能的測試平台模組、從測試平台獲得的輸出,以及從測試平台獲得的波形。
《順序邏輯與 Verilog HDL 基礎》提供了許多設計示例,幫助讀者徹底理解這種流行的硬體描述語言。本書適合實務中的電氣工程師、計算機工程師和計算機科學家;電氣工程、計算機工程和計算機科學的研究生;以及高年級本科生。